beBee background
Professionals
>
Singapore
Ashok H

Ashok H

Design Verification Engineer

Engineering / Architecture

Singapore

Social


About Ashok H:

Currently working as a Design Verification Engineer at Nationz Innovations Private Limited. 

Key skills:
1) Feasibility study, Micro-architecture and design specification creation for IP. 
2) RTL designs involving multiple clock domains in Verilog. 
3) Low power design and simulations 
4) Lint, CDC Analysis using Spyglass 
5) Basic knowledge of standby-wakeup, interrupt architecture and overall CPU subsystem of ARM processors. 
6) Expertise in APB/AHB architecture and serial communication protocols such as SPI, UART, USART, I2C etc.
7) Involved into simulation and verification tasks of SOC / IP designs.
8) Working with design teams for design function verification & performance evaluation.
9) Reusable verification environment development, methodology research & flow setup.
10) Supporting design debug , FPGA emulation , lab validation, silicon bring up and mass production.
11) Expertise in System Verilog, UVM methodologies and Perl Scripting. 

Former Senior Systems Engineer with 2.8 years of experience in the area of Network Design Management, Telcom business (FTTx & HFC), Process Automations, Business Analysis & Branding

Experience

Verification of SPI Protocol:
The SPI Protocol provides half-duplex,full-duplex and synchronous serial communications with external devices. Some of the features include:
1) Master and Slave operation
2) Full duplex and half duplex synchronous transfers
3) Multi master capability 
4) Programmable clock polarity and phase
5) Programmable baud rate, frame format as well as MSB first or LSB first data ordering
6) Various status flags for error and event detection

Verification of RTC module:
1) RTC provides ultra lower power IP with wake up from low power by interrupts from programmable alarms, tampers, timestamp & wake up timer.
2) Features Backup Registers which can be erased on tamper detection.
3) Two different clock domains, the APB clock and the RTC clock domain.
4) A reference clock which can be used to update calendar
5) Daylight saving compensations.

Verification of SMU module:
1) Chip power up sequences and successfully transitioning into various chip modes.
2) Boot up sequences verification & checking for boot from different sources.
3) Wake up from chip reset & also from various low power modes.

Currently working on the verification of Memory Management Unit (MMU) & Digital Filter modules.

Wrote UVM Test cases for verification of the IP and estimated the code and functional coverage of the IP as well.

 

Designed and developed the architecture of I2C/SMBUS IP protocol for an McU SoC. This included:
1) I2C Slave Machine, which provides support for address detection as well as STOP detection.
2) I2C Master Machine, which provides the clock (Standard Mode & Fast Mode), as well as START and STOP generation.
3) Supports various status flags and error flags as well as interrupt vectors.
4) Configurable PEC Generation and Verification.
5) SMBUS 2.0 compatability.
6) DMA capability

Architecture and Implementation of USART/UART IP for an McU SoC
1) USART clock module implemented which generates clock for USART Tx and Rx module. Moreover, clock for synchronous mode, prescaled clock for smart card mode was implemented as well.
2) USART Tx state machine, which supports data transmission and PEC bit generation as well as support for .5, 1, 1.5 and 2 STOP bits. Furthermore, support for Synchronous mode, SmartCard mode, Hardware Flow Control, DMA as well as support for full duplex and half duplex modes are implemented.
3) USART Rx state machine, which supports data reception and PEC error detection as well as support for noise and frame error detection were implemented. Furthermore support for Synchronous mode, SmartCard mode, DMA and full duplex and half duplex are implemented.

Education

Master of Science, Integrated Circuit Design, Joint Degree offered by Nanyang Technological University & Technical University of Munich.

Pursued Masters in the field of Integrated Circuit Design, the focus points being in Digital, Analog as well as Mixed signal circuits. Additionally, has hands on experience on VHDL, Verilog, Matlab as well as Cadence Tools. 

Relevant Modules: Digital IC Design, Analog IC Design, Design for Testability, System on Chip Architectures, Digital Signal Processing, Advanced MOSFETS and Novel Devices, IC Packaging, Embedded Systems

Professionals in the same Engineering / Architecture sector as Ashok H

Professionals from different sectors near Singapore

Other users who are called Ashok

Jobs near Singapore

  • We are looking for energetic and passionate design engineers to join our Central Engineering Group and be part of an elite team responsible for the development of foundation IP for AI products including memory compilers, logic cells and custom macros of all types on the bleeding ...

    Yishun, North Region

    1 month ago

  • Work in company

    Design Verification Engineer

    OmniVision Technologies Singapore Pte.

    · Position Overview: · As design verification engineer, you would be part of a passionate verification team that is constantly pushing the limits developing and deploying state-of-the-art verification methodologies in ever-increasing design complexities, from UVM, C/C++ co-simu ...

    Singapore, Singapore

    4 days ago

  • Work in company

    Sr. Silicon Design Engineer

    Advanced Micro Devices (S) Pte Ltd

    As a member of the SoC Physical Integration team, you'll interface with various engineering groups to work towards the physical/electrical verification and tape out of AMD SoC FPGA/ACAP devices. · ...

    Changi

    2 months ago